RAM Memory
Space
Allocation

- There are 128 bytes of RAM in the 8051
  - Assigned addresses 00 to 7FH
- The 128 bytes are divided into three different groups as follows:
  - 1) A total of 32 bytes from locations 00 to 1F hex are set aside for register banks and the stack
  - 2) A total of 16 bytes from locations 20H to 2FH are set aside for bit-addressable read/write memory
  - 3) A total of 80 bytes from locations 30H to 7FH are used for read and write storage, called *scratch pad*

RAM Memory
Space
Allocation
(cont')

### RAM Allocation in 8051





Register Banks

- These 32 bytes are divided into 4 banks of registers in which each bank has 8 registers, R0-R7
  - RAM location from 0 to 7 are set aside for bank 0 of R0-R7 where R0 is RAM location 0, R1 is RAM location 1, R2 is RAM location 2, and so on, until memory location 7 which belongs to R7 of bank 0
  - ▶ It is much easier to refer to these RAM locations with names such as R0, R1, and so on, than by their memory locations
- Register bank 0 is the default when 8051 is powered up

Register Banks (cont')

## Register banks and their RAM address

|   | Bank 0    |         | Bank 1    |    | Bank 2    |            | Bank 3    |
|---|-----------|---------|-----------|----|-----------|------------|-----------|
| 7 | <b>R7</b> | ${f F}$ | <b>R7</b> | 17 | <b>R7</b> | <b>1F</b>  | <b>R7</b> |
| 6 | R6        | ${f E}$ | R6        | 16 | R6        | 1E         | R6        |
| 5 | R5        | D       | R5        | 15 | R5        | 1 <b>D</b> | R5        |
| 4 | R4        | C       | R4        | 14 | R4        | 1C         | R4        |
| 3 | R3        | В       | R3        | 13 | R3        | 1B         | R3        |
| 2 | R2        | A       | R2        | 12 | R2        | 1A         | R2        |
| 1 | R1        | 9       | R1        | 11 | R1        | 19         | R1        |
| 0 | R0        | 8       | R0        | 10 | R0        | 18         | R0        |



Register Banks (cont')

- We can switch to other banks by use of the PSW register
  - ▶ Bits D4 and D3 of the PSW are used to select the desired register bank
  - Use the bit-addressable instructions SETB and CLR to access PSW.4 and PSW.3

| PSW bank se | election |            |            |
|-------------|----------|------------|------------|
|             |          | RS1(PSW.4) | RS0(PSW.3) |
|             | Bank 0   | 0          | 0          |
|             | Bank 1   | 0          | 1          |
|             | Bank 2   | 1          | 0          |
|             | Bank 3   | 1          | 1          |

Register Banks (cont')

#### Example 2-5

```
MOV R0, #99H ;load R0 with 99H MOV R1, #85H ;load R1 with 85H
```

#### Example 2-6

```
MOV 00, #99H ; RAM location 00H has 99H MOV 01, #85H ; RAM location 01H has 85H
```

#### Example 2-7

```
SETB PSW.4 ;select bank 2

MOV RO, #99H ;RAM location 10H has 99H

MOV R1, #85H ;RAM location 11H has 85H
```



Stack

- The stack is a section of RAM used by the CPU to store information temporarily
  - This information could be data or an address
- The register used to access the stack is called the SP (stack pointer) register
  - The stack pointer in the 8051 is only 8 bit wide, which means that it can take value of 00 to FFH
  - When the 8051 is powered up, the SP register contains value 07
    - RAM location 08 is the first location begin used for the stack by the 8051

Stack (cont')

- The storing of a CPU register in the stack is called a PUSH
  - > SP is pointing to the last used location of the stack
  - As we push data onto the stack, the SP is incremented by one
    - This is different from many microprocessors
- Loading the contents of the stack back into a CPU register is called a POP
  - With every pop, the top byte of the stack is copied to the register specified by the instruction and the stack pointer is decremented once

# Pushing onto Stack

### Example 2-8

Show the stack and stack pointer from the following. Assume the default stack area.

#### **Solution:**



# Popping From Stack

#### Example 2-9

Examining the stack, show the contents of the register and SP after execution of the following instructions. All value are in hex.

#### **Solution:**



Because locations 20-2FH of RAM are reserved for bit-addressable memory, so we can change the SP to other RAM location by using the instruction "MOV SP, #XX"



CALL Instruction And Stack

- The CPU also uses the stack to save the address of the instruction just below the CALL instruction
  - This is how the CPU knows where to resume when it returns from the called subroutine

## Incrementing Stack Pointer

- The reason of incrementing SP after push is
  - Make sure that the stack is growing toward RAM location 7FH, from lower to upper addresses
  - Ensure that the stack will not reach the bottom of RAM and consequently run out of stack space
  - If the stack pointer were decremented after push
    - We would be using RAM locations 7, 6, 5, etc.
       which belong to R7 to R0 of bank 0, the default register bank

Stack and Bank 1 Conflict When 8051 is powered up, register bank 1 and the stack are using the same memory space



We can reallocate another section of RAM to the stack

## Stack And Bank 1 Conflict (cont')

#### Example 2-10

Examining the stack, show the contents of the register and SP after execution of the following instructions. All value are in hex.

#### **Solution:**



